# Instruction Memory + Arithmetic Machine



#### **Today's lecture**

- Instructions control the datapath
  - Instruction Memory
  - Program Counter (PC) is the address unit for instruction memory
  - Adder
- Putting all together
  - Arithmetic unit to work

What will Q[3:0] be during the next clock cycle?





#### **Previously...**

Register-to-register arithmetic instructions use the R-type format.

add \$5, \$10, \$4



| ор     | rs     | <u>rt,</u> | <u>rd</u> , | shamt  | func   |
|--------|--------|------------|-------------|--------|--------|
| 6 bits | 5 bits | 5 bits     | 5 bits      | 5 bits | 6 bits |

Instructions with immediates all use the I-type format.

ori \$7, \$2, 0x00ff



| ор     | rs     | rt     | i <u>mmediate</u> |
|--------|--------|--------|-------------------|
| 6 bits | 5 bits | 5 bits | 16 bits           |

326 = 4B

#### Where are the instructions my program executes?



To look at the assembly code of a.out:

```
$ objdump —d a.out
```

The instructions executed by the program are in the .text section:

```
.text
main:
  addi $1, $0, 5
```

### Programs require memory structures that are much larger than register files

Register file







#### Programs are stored in an instruction memory

**Address** Data We will read the memory but not 0x00000000 0x00000001 modify it 0x00000002 00000003 0x00000004 0x0000005 0x00000006 .text 0x00000007 main: addi \$1, \$0, 5 sub \$2, \$1, \$3 0xFFFFFFD 0xFFFFFFE **OxFFFFFFF** 

#### The instruction memory is byte addressable

- Addresses are 32-bits
  - # addresses: 2<sup>32</sup> = 4 Billion
- Each address contains 1 byte
  - Instructions are 4 bytes MIPS
    - occupy four contiguous locations
- Memory stores 4 GB (gigabytes)

1 Byte = 8 bits



#### MIPS instructions start at an address that is divisible by 4

• 0, 4, 8 and 12 are valid instruction addresses.

1, 2, 3, 5, 6, 7, 9, 10 and 11 are not valid instruction addresses.



#### A special register called Program Counter (PC) contains the address of the next instruction to execute



#### Use an adder to increment PC to the next instruction



#### Redrawn to match the MIPS diagram





Why aren't 2 LSbs provided?

- a) Bug in the slide
- b) Memory is only 2<sup>30</sup> big
- c) Bits [1:0] are always 2'b00
- d) Velociraptors ate them

Memory 32 x 8b



MIPS
datapath with
a controlling
instruction
memory and
program
counter



#### **Example**

#### My program

$$\$3 = 10$$
  
 $\$5 = -7$   
 $\$7 = \$3 + \$5$ 

#### **Assembly**

What value will be stored in register 7 at the end of the program?

- a) -7
- b) 3
- c) 5
- d)8
- e) 10

#### **Example**

#### iclicker.

#### My program

\$3 = 10

\$5 = -7

\$7 = \$3 + \$5

#### **Assembly**

Answer A addi \$3, \$0, 0x000A subi \$5, \$0, 0x0007 add \$7, \$3, \$5 Answer B addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF9 add \$7, \$3, \$5 Answer C addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF8 add \$7, \$3, \$5 Answer D add \$3, \$0, 0x000A sub \$5, \$0, 0x0007 add \$7, \$3, \$5

#### **Example**

#### My program

\$3 = 10 \$5 = -7 \$7 = \$3 + \$5

#### **Assembly**

addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF9 add \$7, \$3, \$5

opcode funct add 0x00 0x20 addi 0x08



a) 00000



## Little Endian - Least significant bits (little end) go first

Assembly: addi \$3, \$0, 0x000A

Machine: 0x2003000A

Assembly: addi \$5, \$0, 0xFFF9

Machine: 0x2005FFF9

Assembly: add \$7, \$3, \$5

Assembly: 0x00C53820

|            | Instruction |          |
|------------|-------------|----------|
| Address    | Memory      |          |
| 0x00000000 | OA ←        | -        |
| 0x00000001 | 00          |          |
| 0x00000002 | 03          |          |
| 0x00000003 | 20          |          |
| 0x00000004 | F9          |          |
| 0x00000005 | FF          |          |
| 0x00000006 | 05          |          |
| 0x00000007 | 20          |          |
| 0x00000008 | 20          | <b>~</b> |
| 0x00000009 | 38          |          |
| 0x0000000A | c 5         |          |
| 0x0000000B | 0           |          |
| 0x0000000C |             |          |
| 0x000000D  |             |          |

### Big Endian – Most significant bits (big end) go first

Assembly: addi \$3, \$0, 0x000A

Machine: 0x2003000A

Assembly: addi \$5, \$0, 0xFFF9

Machine: 0x2005FFF9

Assembly: add \$7, \$3, \$5 Assembly: 0x00C53820

int \* P) \* ((char\*) p);

|            | Instruction |       |      |
|------------|-------------|-------|------|
| Address    | Memory      |       |      |
| 0x00000000 |             |       |      |
| 0x00000001 |             | iclic | ker. |
| 0x00000002 |             |       |      |
| 0x00000003 |             | Α     | В    |
| 0x00000004 | 20          | 0x20  | 0xF9 |
| 0x00000005 | 05          | 0x05  | 0xFF |
| 0x00000006 | 44          | 0xFF  | 0x05 |
| 0x00000007 | r9          | 0xF9  | 0x20 |
| 0x00000008 |             |       | _    |
| 0x00000009 |             |       |      |
| 0x0000000A |             |       |      |
| 0x0000000B |             |       |      |
| 0x0000000C |             |       |      |
| 0x000000D  |             |       |      |



